SGI Challenge
The Challenge, code-named Eveready and Terminator, is a family of server computers and supercomputers developed and manufactured by Silicon Graphics in the early to mid-1990s that succeeded the earlier Power series systems. The Challenge was later succeeded by the NUMAlink-based Origin 200 and Origin 2000 in 1996.
Models
There are three distinctive models of the Challenge. The first model, simply known as the "Challenge" used the 64-bit R4400. With the introduction of the R8000, the Challenge was upgraded to support more processors and memory as well as featuring support for this new processor. Such systems are known as the "POWER Challenge". During the final years of the Challenge architecture's useful life, the line was upgraded to support R10000 microprocessors. Older Challenge systems using the R10000 were known as the "Challenge 10000", while the newer POWER Challenge systems using the R10000 were known as the "POWER Challenge 10000".Models suffixed with "GR" could support the RealityEngine and InfiniteReality graphics subsystems. Standard models were either servers or supercomputers with no graphics support.
Challenge
Model | # of CPUs | CPU | CPU MHz | L2 cache | Memory | Enclosure | Introduced | Discontinued |
DM | 1, 2 or 4 | R4400 | 100, 150, 200 or 250 | 1 MB | ? | Deskside | ? | ? |
L | 2, 4, 8 or 12 | R4400 | 100, 150, 200 250 | 1 or 4 MB | 2 GB | Deskside | ? | ? |
GR | 2, 4, 8, 12, 16 or 24 | R4400 | 100, 150, 200 250 | 1 or 4 MB | ? | ? | ? | ? |
XL | 2, 4, 8, 12, 16, 24 or 36 | R4400 | 100, 150, 200 or 250 | 1 or 4 MB | 16 GB | Rackmount | ? | ? |
Challenge 10000
Model | # of CPUs | CPU | CPU MHz | L2 cache | Memory | Chassis | Introduced | Discontinued |
L | 2, 4, 8 or 12 | R10000 | 195 | 1 or 2 MB | 2 GB | Deskside | ? | ? |
GR | 2, 4, 8, 12, 16 or 24 | R10000 | 195 | 1 or 2 MB | ? | ? | ? | ? |
XL | 2, 4, 8, 12, 16, 24 or 36 | R10000 | 195 | 1 or 2 MB | 16 GB | Rackmount | ? | ? |
POWER Challenge
The POWER Challenge was announced on 28 January 1993 and was intended to compete against supercomputer companies such as Cray Research. At the time of its announcement, Silicon Graphics claimed that the POWER Challenge would have the same level of performance as Cray's Cray Y-MP with a single microprocessor. The new model was introduced in the middle of 1994 and used the MIPS R8000 microprocessor chip set, which consisted of the R8000 microprocessor and R8010 floating point unit accompanied by a "streaming" cache and its associated controllers. Much of the POWER Challenge's performance depended on the R8000, a microprocessor intended to achieve supercomputing performance and designed for floating-point scientific applications. As a result, the R8000 had features such as fused multiply–add instructions and a large cache.In 1995, Silicon Graphics upgraded the POWER Challenge with R8000 microprocessors clocked at 90 MHz, enabling the system to scale up to 6.48 GFLOPS, an improvement of 1 GFLOPS over the previous R8000 microprocessor clocked at 75 MHz.
Model | # of CPUs | CPU | CPU MHz | L2 cache | Memory | Chassis | Introduced | Discontinued |
L | 1 to 6 | R8000 | 75 or 90 | 4 MB | 6 GB | Deskside | ? | 21 January 1997 |
GR | 1 to 12 | R8000 | 75 or 90 | 4 MB | ? | ? | ? | 21 January 1997 |
XL | 2 or 18 | R8000 | 75 or 90 | 4 MB | 64 MB to 16 GB | Rackmount | ? | 21 January 1997 |
POWER Challenge 10000
The POWER Challenge 10000 referred to POWER Challenge-based systems that used the R10000 microprocessor. These models were introduced in January 1996, succeeding the R4400-based Challenge and the R8000-based POWER Challenge, although such systems co-existed with the POWER Challenge 10000 for some time. To support the new R10000s, a new CPU board, the "IP25" was introduced. The new CPU board, like previous IP19 CPU board, support four processors each and their associated secondary caches.Model | # of CPUs | CPU | CPU MHz | L2 cache | Memory | Chassis |
XL | 2, 4, 8, 12, 16, 24 or 36 | R10000 | 195 | 1 or 2 MB | 64 MB to 16 GB | Rackmount |
CHALLENGEarray
The CHALLENGEarray and POWER CHALLENGEarray is a cluster of Challenge or POWER Challenge servers respectively. The CHALLENGEarray supports 2 to 288 R10000 processors while the POWER CHALLENGEarray supports 2 to 144 R8000 processors and up to 128 GB of memory. The POWER CHALLENGEarray was introduced on 15 November 1994.Other models
Other systems from Silicon Graphics that used the "Challenge" brand were the Challenge M and the Challenge S. These systems were repackaged Silicon Graphics Indigo2 and Indy workstations that were not configured with the graphics hardware that made them useful as workstations. These systems were Challenges in name only and have no architectural similarity with the multiprocessing Challenges, although they had cases with the same blue hue as proper Challenges. They were branded as such in order for the systems to be marketed as part of the Challenge server family, positioned as entry level servers.Description
The deskside enclosure is predominately black with a vertical blue strip on right side. The rackmount enclosure is black, but the front is blue with a horizontal black strip in the middle where the system controller display is mounted. Deskside systems have a width of 54 cm, a height of 65 cm, a depth of 74 cm and a weighs a minimum of 89 kg. Rackmount systems have a width of 69 cm, a height of 159 cm, a depth of 122 cm and weighs a maximum of 544 kg.Rackmount systems have a 1,900 watt power supply.
Architecture
The Challenge is a shared-memory multiprocessor computer. The system is based on nodes, which are implemented as boards that plug into a midplane containing Ebus slots and the POWERpath-2 "Ebus" bus, a system bus that the nodes use to communicate with other nodes. The POWERpath-2 bus consists of a 256-bit path for data and a 40-bit path for addressing clocked at 47.6 MHz, providing 1.2 GB/s of sustained bandwidth.The midplane in DM and L models contains five Ebus slots that can support a combination of three CPU, one memory or two POWERchannel-2 interface boards. The midplane also contains five VME expansion slots.
The midplane in XL models contains fifteen Ebus slots that can support a combination of nine CPU, eight memory or five POWERchannel-2 interface boards. The midplane also contains six VME expansion slots and three power board slots.
Boards
The Challenge uses a board set known as the POWERpath-2 board set, code named "Everest". The boards that make up this board set are the IP19, IP21, IP25 CPU boards, the MC3 memory board and the IO4 POWERchannel-2 interface board.CPU boards
The CPU board contains the microprocessors. There are three models of CPU boards, the IP19, IP21 and IP25. The IP19 can be configured with two or four R4400 microprocessors. It also contains five CPU Interface ASICs, four for implementing the data path and one for implementing the address path. These ASICs contain an average of 80,000 gates each. The IP21 supports the R8000 microprocessor and can be configured with one or two such microprocessors. The IP25 supported R10000 microprocessors.MC3
Memory is provided by the MC3 memory board, which contains thirty-two single in-line memory module slots and two leaf controllers. Fast page mode error correcting code SIMMs with capacities of 16 MB and 64 MB are supported, enables the board to provide 64 MB to 2 GB of memory. The SIMMs are installed in groups of four.The memory is organized into eight banks, with four banks forming a leaf. The memory can be interleaved if there are two or more leaves present in the system. The memory bus is 576-bit wide, with a 512-bit path for data and a 64-bit path for ECC. The memory is controlled by the two leaf controllers. Each leaf controller manages four banks of memory and half of a memory transaction. It is therefore connected to 256 bits of the memory bus and 128 bits of the POWERpath-2 bus.
Memory transactions are 128-byte wide, the same width as the cache line of the MIPS microprocessors used. A memory read is completed in two cycles of the memory clock, and is buffered by the leaf controllers before it is placed in a sent over the POWERpath-2 bus in four cycles of the POWERpath-2 bus clock.
The SIMMs are protected by ECC, and the ECC implementation can correct single-bit errors and detect double-bit errors. The SIMMs also contain built-in self-test circuitry, which tests the SIMM during power on or reset and alerts the firmware, which disables the bank of memory containing faulty SIMM, if faults are detected.